# 浙江大学

## 本科实验报告

课程名称: 计算机组成

姓 名: 陈程

学院: 计算机科学与技术学院

专 业: 计算机科学与技术

学 号: 3180103537



生活照:

指导教师: 张明敏

2020年3月19日

# Experiment 3—SOC design of IP core integration

| Name:  | <u>陈程</u> S | tudent ID             | 3180103537 | _ Major: | Computer S  | cience and Technology | / |
|--------|-------------|-----------------------|------------|----------|-------------|-----------------------|---|
| Course | : Comp      | Computer Organization |            |          | p mate:     |                       |   |
| Time:  | 2020-3-19   | Laborato              | orv: East4 | -509     | Instructor: | 洪奇军                   |   |

## I. Purposes And Requirements Of The Experiment

- 1.1 Preliminary understanding of GPIO interface and equipment
- 1.2 Understand the basic structure of computer system
- 1.3 Understand the relationship between computer components
- 1.4 Understand and master the use of IP core
- 1.5 Understand SoC system and implement simple SoC system with IP core

## II. The Content And The Principle Of The Experiment

## 2.1 Experimental content

- 2.1.1 Analyze basic and interface IP core
- 2.1.2 Design memory IP module
- 2.1.3 Practice how to use IP core
- 2.1.4 Select the third-party IP core to integrate with the existing modules to realize SOC (The top level of this experiment is realized by schematic design)

## 2.2 Experimental principles

2.2.1 U1-cpu module: SCPU

- MIPS framework
  - RISC architecture



- Three instruction types
- Implement basic instructions
  - The design implementation shall not be less than the following instructions:
    - R-Type: add, sub, and, or, xor, nor, slt, srl\*, jr, jalr, eret\*;
    - ◆ Type: addi, andi, ori, xori, lui, lw, sw, beq, bne, slti;
    - ◆ J-Type: J, Jal\*;
- IP Core- U1 for this experiment
  - Core call module scpu.ngc
  - Nuclear interface signal module (empty document): scpu. V
  - Core module symbol document: scpu.sym

#### SCPU.v

```
21 module SCPU( input clk,
                                  11
22
                  input reset,
23
                  input MIO ready,
24
                  input [31:0]inst_in,
25
                  input [31:0] Data_in,
26
27
                  output mem_w,
28
29
                  output[31:0]PC_out,
                  output[31:0]Addr out,
30
                  output[31:0]Data out,
31
                  output CPU MIO,
32
                  input INT
33
                );
34
35
36
37 endmodule
```

#### 2.2.2 U2 instruction code enclosure: ROM\_B

- ROM\_D/B
  - Module designed by experiment one
- U2 spo(31:0)—

- FPGA internal memory
  - ◆ Block memory generator or distributed memory generator
- Capacity
  - ♦ 1024 x 32bit
- Core module symbol document: Rom? B.sym

## 2.2.3 U3 data storage module: RAM\_B

- RAM\_B
  - FPGA internal memory
    - Block Memory Generator



- ♦ 1024 x 32bit
- Core module symbol document: ram\_b.sym

#### 2.2.4 U4 bus interface module: MIO\_BUS

- MIO\_BUS
  - CPU and external data exchange interface module
  - This course combines data exchange circuit into one module





- Basic function
  - Data storage, 7-seg, SW, BTN and led interfaces
- IP soft core U4 for this experiment
  - Core calling module MIO\_BUS.ngc
  - Nuclear interface signal module (empty document): MIO\_BUS\_IO.v
  - Core module symbol document: MIO\_BUS.sym

#### MIO\_BUS.v

```
21
   module MIO BUS (input clk,
22
                   input rst,
23
                  input[3:0]BTN,
24
                   input[15:0]SW,
25
                  input mem_w,
                                             //data from CPU
                  input[31:0]Cpu_data2bus,
26
27
                   input[31:0]addr bus,
                  input[31:0]ram_data_out,
28
29
                  input[15:0]led_out,
30
                   input[31:0]counter_out,
31
                  input counter0_out,
                   input counterl_out,
32
33
                   input counter2 out,
34
                  output reg[31:0]Cpu_data4bus, //write to CPU
output reg[31:0]ram_data_in, //from CPU write to Memory
35
                  output reg[31:0]ram_data_in,
36
                  output reg[9:0]ram_addr,
                                                            //Memory Address signals
38
                  output reg data ram we,
                  output reg GPIOf0000000 we,
39
40
                  output reg GPIOe0000000 we,
41
                   output reg counter we,
                  output reg[31:0]Peripheral in
42
43
                   );
44
45 endmodule
```

#### 2.2.5 Top module









#### 2.2.6 UCF

```
LOC = AC18
                                                     | IOSTANDARD = LVCMOS18 ;
1 NET "clk_100mhz"
                                                      | IOSTANDARD = LVCMOS18 ;
 2 NET "RSTN"
                                    LOC = W13
    NET "clk_100mhz"
                                     TNM_NET = TM_CLK ;
   TIMESPEC TS_CLK_100M = PERIOD "TM_CLK"
                                                           10 ns HIGH 50%;
                            LOC = N26
 6 NET "led_clk"
                                               | IOSTANDARD = LVCMOS33 ;
   NET "led_clrn"
                             LOC = N24
                                               | IOSTANDARD = LVCMOS33 ;
                                            | IOSTANDARD = LVCMOS33 ;
 8 NET "led_sout"
                              LOC = M26
   NET "LED PEN"
                             LOC = P18
 9
10
11 NET "RDY" LOC = U21 | IOSTANDARD = LVCMOS33;
12 NET "readn" LOC = U22 | IOSTANDARD = LVCMOS33;
13 NET "CR" LOC = V22 | IOSTANDARD = LVCMOS33;
14
15
                                               | IOSTANDARD = LVCMOS18 ;
                             LOC = V17
    NET "BTN_x[0]"
16
                                            | IOSTANDARD = LVCMOS18 ;
   NET "BIN_x[1]"
                            LOC = W18
17
    NET "BTN_x[2]"
                              LOC = W19
                                               | IOSTANDARD = LVCMOS18 ;
18
   NET "BIN_x[3]"
19
                              LOC = W15
                                               | IOSTANDARD = LVCMOS18 ;
                                              | IOSTANDARD = LVCMOS18 ;
20
   NET "BTN_x[4]"
                             LOC = W16
21
22
23
                            LOC = V18
                                               | IOSTANDARD = LVCMOS18 ;
24 NET "BTN_y[0]"
25 NET "BTN_y[1]"
26 NET "BTN_y[2]"
                                            | IOSTANDARD = LVCMOS18 ;
| IOSTANDARD = LVCMOS18 ;
                             LOC = V19
                            LOC = V14
27 NET "BTN y[3]"
                             LOC = W14
                                               | IOSTANDARD = LVCMOS18 ;
```

```
28
29 NET "SW[0]" LOC = AA10 | IOSTANDARD = LVCMOS15;
30 NET "SW[1]" LOC = AB10 | IOSTANDARD = LVCMOS15;
31 NET "SW[2]" LOC = AA13 | IOSTANDARD = LVCMOS15;
32 NET "SW[3]" LOC = AA12 | IOSTANDARD = LVCMOS15;
33 NET "SW[4]" LOC = Y13 | IOSTANDARD = LVCMOS15;
34 NET "SW[5]" LOC = Y12 | IOSTANDARD = LVCMOS15;
35 NET "SW[6]" LOC = AD11 | IOSTANDARD = LVCMOS15;
36 NET "SW[6]" LOC = AD11 | IOSTANDARD = LVCMOS15;
37 NET "SW[8]" LOC = AD10 | IOSTANDARD = LVCMOS15;
38 NET "SW[9]" LOC = AE10 | IOSTANDARD = LVCMOS15;
39 NET "SW[9]" LOC = AE12 | IOSTANDARD = LVCMOS15;
39 NET "SW[10]" LOC = AE12 | IOSTANDARD = LVCMOS15;
40 NET "SW[11]" LOC = AE8 | IOSTANDARD = LVCMOS15;
41 NET "SW[12]" LOC = AE8 | IOSTANDARD = LVCMOS15;
42 NET "SW[13]" LOC = AE13 | IOSTANDARD = LVCMOS15;
43 NET "SW[14]" LOC = AE13 | IOSTANDARD = LVCMOS15;
44 NET "SW[15]" LOC = AF10 | IOSTANDARD = LVCMOS15;
45
```

## III. Main instrument and equipment

■ Computer system (Intel Core I3 or above, 1GB memory or above)
 ■ Sword development board
 ■ Xilinx ise12.4 and above development tools

## IV. Experimental Results and Analysis

## V. Discussion and Experience

In this experiment, I basically realized the established goals of preliminary understanding of GPIO interface and equipment, understanding the basic structure of computer system, understanding the relationship between various components of computer, understanding and mastering the use method of IP core, understanding SOC system and using IP core to realize simple SOC system.

At the same time, I further understand that SOC design is designed around the bus. In understanding the bus, the core point is to understand the masterslave communication mechanism. As the host, the processor is the party that initiates the communication. As a slave, peripheral and on-chip memory respond to the communication initiated by the host. On this basis, we need to understand the timing of the bus and the whole process from initiating communication on the bus to the end of communication. In this way, we can understand how to access a specific address space through software.